A VHDL Module Generator for Fast Prototyping of Multimedia ASICS

Authors

  • Mohamed Khalil Hani Faculty of Electrical Engineering, Universiti Teknologi Malaysia
  • Kah Hoe Koay Faculty of Electrical Engineering, Universiti Teknologi Malaysia

Keywords:

VHDL, module generator, design entry, EDA, CAD, rapid-prototyping, parameterized, JPEG decoder

Abstract

This paper presents an electronic design automation (EDA) software for generating synthesizable VHDL modules for hardware applications of multimedia data processing. The tool provides a rapid-prototyping design environment by enabling dynamic storage and retrieval of reusable modules, parameterized design entry, hierarchical design exploration, list-based component interface insertion, and block diagram view of designs. This produces a design environment, which enables fast design development cycle by improving design productivity to meet the fast evolving standards of multimedia formats. A test case design of a JPEG decoder has been built using the tool. Implementation of the design in FPGA has proven the capability of the tool in handling large and complex designs.

Downloads

Published

2000-06-01

Most read articles by the same author(s)